DocumentCode :
3391292
Title :
False path detection at transistor level
Author :
Das, Abhijit ; Sen, Samrat ; Rangan, Mohan ; Nay, Rupesh ; Nandakumar
Author_Institution :
Motorola India Electron. Ltd., Bangalore, India
fYear :
1998
fDate :
4-7 Jan 1998
Firstpage :
226
Lastpage :
229
Abstract :
The prevalent concern over static timing analysis is that it might produce a very pessimistic result in presence of false paths in the circuit. It is therefore essential to detect and avoid the false paths during timing analysis, to estimate the timing characteristics of the design better. In this paper a framework is presented to automatically detect false paths at the transistor level. The false path detection involves logic extraction from a transistor level netlist and then detecting false paths, with more accurate estimation of the path delays
Keywords :
integrated circuit design; integrated logic circuits; logic design; timing; false path detection; integrated circuit design; logic extraction; timing analysis; transistor level netlist; Algorithm design and analysis; Analytical models; CMOS logic circuits; Circuit simulation; Delay effects; Delay estimation; Digital circuits; Logic gates; Silicon; Timing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VLSI Design, 1998. Proceedings., 1998 Eleventh International Conference on
Conference_Location :
Chennai
ISSN :
1063-9667
Print_ISBN :
0-8186-8224-8
Type :
conf
DOI :
10.1109/ICVD.1998.646607
Filename :
646607
Link To Document :
بازگشت