DocumentCode :
3391820
Title :
Protograph based low error floor LDPC coded modulation
Author :
Divsalar, Dariush ; Jones, Christopher
Author_Institution :
Lab. of Jet Propulsion, California Inst. of Technol., Pasadena, CA
fYear :
2005
fDate :
17-20 Oct. 2005
Firstpage :
378
Abstract :
In this paper we propose an innovative LDPC coded modulation scheme. We design binary low density parity check (LDPC) codes that are combined with high level modulations such as 8PSK and 16QAM with and without a channel interleaver. At the receiver a demapper transforms the received inphase and quadrature samples to produce reliability information that feeds the binary LDPC decoder. Using this scheme, the same encoder and decoder can support various modulations. Analysis of ensemble average weight enumerators shows that the minimum distance of the proposed LDPC codes grows linearly with block size. Our constructions are based on protograph structures that support high-speed decoder implementations. We also show that precoding can be used to lower the threshold of LDPC codes. The decoding thresholds of the proposed codes, which have linearly increasing minimum distance in block size, outperform that of regular LDPC codes. Furthermore, a family of low to high rate codes, with thresholds that adhere closely to their respective channel capacity thresholds, is presented. For maximum variable node degree 6, the iterative decoding thresholds of these codes outperform the best known unstructured irregular LDPC codes reported in the literature. Iterative decoding simulation results are provided for BPSK, QPSK, 8PSK, and 16QAM modulations over the additive white Gaussian noise channel. FPGA simulation results for the proposed LDPC codes with input block size of 4096 and QPSK modulation (throughput=1 bps/Hz) show that a frame error rate of 10-8 and a bit error rate of 10 -10 can be achieved at Eb/No=1.50 dB
Keywords :
Gaussian channels; Gaussian noise; channel capacity; channel coding; error statistics; field programmable gate arrays; interleaved codes; iterative decoding; modulation coding; parity check codes; quadrature amplitude modulation; quadrature phase shift keying; FPGA simulation; Gaussian noise channel; LDPC coded modulation; QAM modulation; QPSK modulation; binary low density parity check codes; bit error rate; channel capacity thresholds; channel interleaver; demapper transforms; high-speed decoder; iterative decoding simulation; quadrature samples; reliability information; Additive white noise; Binary phase shift keying; Channel capacity; Feeds; Field programmable gate arrays; Floors; Iterative decoding; Modulation coding; Parity check codes; Quadrature phase shift keying;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Military Communications Conference, 2005. MILCOM 2005. IEEE
Conference_Location :
Atlantic City, NJ
Print_ISBN :
0-7803-9393-7
Type :
conf
DOI :
10.1109/MILCOM.2005.1605713
Filename :
1605713
Link To Document :
بازگشت