DocumentCode :
3393885
Title :
Static pin mapping and SOC test scheduling for cores with multiple test sets
Author :
Huang, Yu ; Cheng, Wu-Tung ; Tsai, Chien-Chung ; Mukherjee, Nilanjan ; Reddy, Sudhakar M.
Author_Institution :
Mentor Graphics Corp., Wilsonville, OR, USA
fYear :
2003
fDate :
24-26 March 2003
Firstpage :
99
Lastpage :
104
Abstract :
An algorithm for mapping core terminals to system-on-a-chip (SOC) I/O pins and scheduling tests in order to achieve cost-efficient concurrent test for core-based designs is presented in this paper. In this work "static" pin mapping and test scheduling for concurrent testing are studied for the case of multiple test sets for each core. The problem is formulated as a constrained two-dimensional bin-packing problem. A heuristic algorithm is then proposed to determine a solution. The objectives driving this solution are geared towards reducing the total test application time of SOC and satisfying the test constraints such as limited number of SOC pins and maximum peak power dissipation specified by core integrators. Experimental results demonstrate the effectiveness of the proposed method.
Keywords :
bin packing; heuristic programming; integrated circuit testing; scheduling; system-on-chip; SOC test scheduling; core based designs; core integrators; core-based designs; cost efficient concurrent test; heuristic algorithm; mapping algorithm; multiple test sets; power dissipation; static pin mapping; system on chip; two-dimensional bin packing; Built-in self-test; Heuristic algorithms; Job shop scheduling; Logic testing; Pins; Power dissipation; Processor scheduling; Scheduling algorithm; System testing; System-on-a-chip;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Quality Electronic Design, 2003. Proceedings. Fourth International Symposium on
Print_ISBN :
0-7695-1881-8
Type :
conf
DOI :
10.1109/ISQED.2003.1194716
Filename :
1194716
Link To Document :
بازگشت