DocumentCode :
3394065
Title :
Post-route gate sizing for crosstalk noise reduction
Author :
Becer, Murat R. ; Blaauw, David ; Algor, Ilan ; Panda, Rajendran ; Oh, Chanhee ; Zolotov, Vladimir ; Hajj, Ibrahim N.
Author_Institution :
Motorola Inc., USA
fYear :
2003
fDate :
24-26 March 2003
Firstpage :
171
Lastpage :
176
Abstract :
Gate sizing is a practical and a feasible crosstalk noise correction technique in the post route design stage, especially for block level sea-of-gates designs. The difficulty in gate sizing for noise reduction is that by increasing a driver size, noise at the driver output is reduced, but noise injected by that driver on other nets is increased. This can create cyclical dependencies between nets in the circuit with noise violations. In this paper, we propose a fast and effective heuristic post-route gate sizing algorithm that uses a graph representation of the noise dependencies between nodes. Our method utilizes gate sizing in both directions and works in linear time as a function of the number of gates. The effectiveness of the algorithm is shown on several high performance designs.
Keywords :
crosstalk; graph theory; integrated circuit noise; logic arrays; block level sea-of-gates; crosstalk noise reduction; graph representation; heuristic algorithm; post route gate sizing; Algorithm design and analysis; Capacitance; Circuit noise; Coupling circuits; Crosstalk; Delay; Driver circuits; Noise reduction; Routing; Wire;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Quality Electronic Design, 2003. Proceedings. Fourth International Symposium on
Print_ISBN :
0-7695-1881-8
Type :
conf
DOI :
10.1109/ISQED.2003.1194727
Filename :
1194727
Link To Document :
بازگشت