DocumentCode :
3394470
Title :
Experimental prototyping of beyond-CMOS nanowire computing fabrics
Author :
Rahman, Mosaddequr ; Narayanan, Pritish ; Khasanvis, Santosh ; Nicholson, John ; Moritz, Csaba Andras
Author_Institution :
ECE, Univ. of Massachusetts Amherst, Amherst, MA, USA
fYear :
2013
fDate :
15-17 July 2013
Firstpage :
134
Lastpage :
139
Abstract :
Nanoscale 3D-integrated Application Specific ICs (N3ASICs) [1], a computing fabric based on semiconductor nanowire grids, is targeted as a scalable alternative to end-of-the-line CMOS. In contrast to device-centric approaches like CMOS, N3ASIC design choices across device, circuit and architecture levels are geared towards reducing manufacturing requirements while focusing on overall benefits. In this fabric, regular arrays with limited customization imply mitigated overlay precision requirements, novel circuit styles with single-type cross-nanowire FETs eliminate the need for arbitrary fine-grain sizing, doping and routing. In addition, junctionless transistors eliminate the need for stringent control of doping profiles. In this paper, we present theoretical and experimental progress towards realizing a functional N3ASIC prototype with junctionless transistors as active cross-point devices. We first validate this device concept through detailed 3D device simulations. We then present a manufacturing pathway as well as show experimental results demonstrating a proof-of-concept metal-gated junctionless nanowire device and N3ASIC tile structure with sub-30nm nanowires.
Keywords :
CMOS integrated circuits; application specific integrated circuits; circuit simulation; nanowires; 3D device simulations; active cross-point devices; beyond-CMOS nanowire computing fabrics; experimental prototyping; junctionless transistors; metal-gated junctionless nanowire device; mitigated overlay precision requirements; nanoscale 3D-integrated application specific IC; semiconductor nanowire grids; single-type cross-nanowire FET; Fabrics; Logic gates; Manufacturing; Metals; Nanoscale devices; Silicon; Transistors; E-Beam Lithography; Manufacturing Pathway; N3ASICs; Nanofabrication; Nanoscale Computing Fabrics; Semiconductor Nanowires;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Nanoscale Architectures (NANOARCH), 2013 IEEE/ACM International Symposium on
Conference_Location :
Brooklyn, NY
Print_ISBN :
978-1-4799-0873-8
Type :
conf
DOI :
10.1109/NanoArch.2013.6623058
Filename :
6623058
Link To Document :
بازگشت