DocumentCode :
3394671
Title :
Investigation of the capacitance deviation due to metal-fills and the effective interconnect geometry modeling
Author :
Lee, Won-Seok ; Lee, Keun-Ho ; Park, Jin-Kyu ; Kim, Tae-Kyung ; Park, Young-Kwan ; Kong, Jeong-Taek
Author_Institution :
Dept. of Device Solution Network, Samsung Electron. Co. Ltd., South Korea
fYear :
2003
fDate :
24-26 March 2003
Firstpage :
373
Lastpage :
376
Abstract :
In this paper, the influence of floating dummy metal-fills on interconnect parasitic is analyzed with the variations of possible factors which can affect the capacitance. Recently proposed chip-level metal-fill modeling, replacing metal-fill layer with effective high-k dielectric, has been reviewed in detail. Using a systematized modeling flow, the property of the effective permittivity in the modeled geometry is examined. Validation with the realistic 3D structures clearly demonstrates the importance and correctness of the geometry modeling.
Keywords :
capacitance; integrated circuit interconnections; integrated circuit modelling; capacitance; chip level metal fill modeling; effective high-k dielectric; floating dummy metal-fills; interconnect geometry modeling; interconnect parasitic; modeling flow; permittivity; realistic 3D structures; Chemical processes; Etching; Geometry; High-K gate dielectrics; Numerical analysis; Parasitic capacitance; Permittivity; Planarization; Semiconductor device modeling; Solid modeling;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Quality Electronic Design, 2003. Proceedings. Fourth International Symposium on
Print_ISBN :
0-7695-1881-8
Type :
conf
DOI :
10.1109/ISQED.2003.1194761
Filename :
1194761
Link To Document :
بازگشت