Title :
Impact of interconnect pattern density information on a 90 nm technology ASIC design flow
Author :
Zarkesh-Ha, Payman ; Lakshminarayanan, S. ; Doniger, Ken ; Loh, William ; Wright, Peter
Author_Institution :
Device Technol. Div., LSI Logic Corp., Milpitas, CA, USA
Abstract :
The importance of an interconnect pattern density model in ASIC design flow for a 90 nm technology is presented. It is shown that performing the timing analysis at the worst-case corner model for interconnect variation, without the knowledge of interconnect pattern density, often results in overdesign. Our experiments on real ASIC products indicate that knowledge of interconnect pattern density in timing analysis of 90 nm ASIC design flow prevents such overdesign. Quantitatively, it is shown that considering only the worst-case corner model in a global net results in a 10% delay overdesign. To meet the target delay for the net, it is sufficient to use a 45% smaller gate, which results in a 32% reduction in gate power dissipation, as well. It is, therefore, imperative to take into account the interconnect pattern density information in ASIC design flow of 90 nm and future technologies.
Keywords :
application specific integrated circuits; integrated circuit design; integrated circuit interconnections; integrated circuit modelling; nanoelectronics; statistical analysis; timing; 90 nm; 90 nm technology ASIC design flow; gate power dissipation; interconnect pattern density information; statistical analysis; timing analysis; worst-case corner model; Application specific integrated circuits; Delay; Information analysis; Large scale integration; Logic design; Pattern analysis; Performance analysis; Statistical analysis; Timing; Wiring;
Conference_Titel :
Quality Electronic Design, 2003. Proceedings. Fourth International Symposium on
Print_ISBN :
0-7695-1881-8
DOI :
10.1109/ISQED.2003.1194767