DocumentCode
3395677
Title
Delay fault models and coverage
Author
Majhi, Ananta K. ; Agrawal, Vishwani D.
Author_Institution
Mentor Graphics (India) Ltd., Hyderabad, India
fYear
1998
fDate
4-7 Jan 1998
Firstpage
364
Lastpage
369
Abstract
Failures that cause logic circuits to malfunction at the desired clock rate and thus violate timing specifications are currently receiving much attention. Such failures are modeled as delay faults. They facilitate delay testing. The use of delay fault models in VLSI test generation is very likely to gain industry acceptance in the near future. In this paper, we review delay fault models, discuss their classifications and examine fault coverage metrics that have been proposed in the recent literature. A comparison between delay fault models, namely, gate delay, transition, path delay, line delay and segment delay faults, shows their benefits and limitations. Various classifications of the path delay fault model, that have received the most attention in recent years, are reviewed. We believe an understanding of delay fault models is essential in today´s VLSI design and test environment
Keywords
VLSI; delays; fault diagnosis; integrated circuit modelling; integrated circuit testing; integrated logic circuits; logic testing; VLSI design; VLSI test generation; classification; delay fault model; failure; fault coverage metric; gate delay fault model; line delay fault model; logic circuit; path delay fault model; segment delay fault model; timing; transition fault model; Circuit faults; Circuit testing; Clocks; Delay lines; Frequency; Hardware; Latches; Propagation delay; Tutorial; Very large scale integration;
fLanguage
English
Publisher
ieee
Conference_Titel
VLSI Design, 1998. Proceedings., 1998 Eleventh International Conference on
Conference_Location
Chennai
ISSN
1063-9667
Print_ISBN
0-8186-8224-8
Type
conf
DOI
10.1109/ICVD.1998.646634
Filename
646634
Link To Document