DocumentCode :
3395749
Title :
Chip-package co-design methodology for global co-simulation of re-distribution layers (RDL)
Author :
Wane, Sidina ; An-Yu Kuo
Author_Institution :
NXP-Semicond., Esplanade Anton, Caen
fYear :
2008
fDate :
27-29 Oct. 2008
Firstpage :
59
Lastpage :
62
Abstract :
This paper proposes a global methodology combining electromagnetic (EM) analysis with chip power switching macro-modeling for accurate co-design of re-distribution layers (RDLs). Differences between segregated approach (where chip, RDL and package are analysed separately and then combined following cascade techniques) and integrated/global approach (where Chip, RDL and package are analysed as one whole entity) are qualified, yielding suggested guidelines. The proposed methodologies are applied to real-world NXP-semiconductors multi-die systems, and correlations with time-domain and frequency-domain measurements are discussed for dedicated test carriers.
Keywords :
chip-on-board packaging; frequency-domain analysis; integrated circuit design; time-domain analysis; NXP-semiconductors multidie system; chip power switching macro-modeling; chip-package co-design methodology; electromagnetic analysis; frequency-domain measurements; redistribution layers; time-domain measurement; Constraint optimization; Electromagnetic compatibility; Frequency domain analysis; Frequency measurement; Packaging; Power system modeling; Routing; Semiconductor device measurement; Signal design; Time domain analysis; Chip-Package-Board Co-Analysis/Co-Simulation; EMI/EMC Modeling; Frequency-domain/Time-domain characterizations; Power-and Signal Integrity; Re-Distribution Layers Modeling and Co-Design;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electrical Performance of Electronic Packaging, 2008 IEEE-EPEP
Conference_Location :
San Jose, CA
Print_ISBN :
978-1-4244-2873-1
Type :
conf
DOI :
10.1109/EPEP.2008.4675876
Filename :
4675876
Link To Document :
بازگشت