DocumentCode :
3395786
Title :
Minimized reversible synthesis of non-reversible quinary logic function
Author :
Khan, Mozammel H A ; Hasan, Raqibul
Author_Institution :
Dept. of Comput. Sci. & Eng., East West Univ., Dhaka, Bangladesh
fYear :
2009
fDate :
21-23 Dec. 2009
Firstpage :
186
Lastpage :
191
Abstract :
Reversible multiple-valued logic circuit has several advantages over reversible binary logic circuit. In this paper, we propose a method of minimization of Galois field sum of products (GFSOP) expression for non-reversible quinary logic function. We also propose a method of reversible realization of quinary GFSOP expression as cascade of quinary reversible gates. Experimental results show that a significant minimization can be achieved using the proposed minimization method.
Keywords :
logic circuits; minimisation; multivalued logic; Galois field sum of products; minimization; nonreversible quinary logic function; quinary reversible gates; reversible binary logic circuit; reversible multiple-valued logic circuit; reversible synthesis; Circuit synthesis; Computer science; DH-HEMTs; Galois fields; Information technology; Input variables; Logic circuits; Logic functions; Minimization methods; Paper technology; GFSOP expression; GFSOP minimization; GFSOP synthesis; Galois field expansion; quinary logic; reversible logic;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computers and Information Technology, 2009. ICCIT '09. 12th International Conference on
Conference_Location :
Dhaka
Print_ISBN :
978-1-4244-6281-0
Type :
conf
DOI :
10.1109/ICCIT.2009.5407142
Filename :
5407142
Link To Document :
بازگشت