Title :
Measurement of inner-chip variation and signal integrity by a 90-nm large-scale TEG [test element group]
Author :
Yamamoto, Masaharu ; Hayasi, Yayoi ; Endo, Hitoshi ; Masuda, Hiroo
Author_Institution :
Semicond. Technol. Acad. Res. Center, Yokohama, Japan
Abstract :
We have developed the world´s first measurement methodology for both inner chip variation and SI (signal integrity) in the same 90 nm large scale TEG (test element group = test structure). And we have successfully measured the yield of inner chip variation and also the yield of SI by a logic tester. Those two characteristics in a chip or in a wafer were evaluated in a detailed analysis, directly. The contribution to this new technology´s success comes from two features of the test structure. One is an address decoder circuit, another is the large length wire configurations or large number of devices. Evaluated data showed new helpful information about the relationship between inner chip variation and SI including the phase difference effect, thus leading to a robust physical design, considering process variation and signal operation conditions. This new technology will make an impact and produce a new stage of both SoC circuit design and deep submicron process technology.
Keywords :
integrated circuit design; integrated circuit measurement; integrated circuit testing; logic testing; system-on-chip; 90 nm; SI yield; SoC circuit design; address decoder circuit; inner-chip variation measurement; large length wire configurations; large-scale TEG; logic tester; phase difference effect; signal integrity measurement; test element group; test structure; Circuit testing; Decoding; Large-scale systems; Logic testing; Process design; Robustness; Semiconductor device measurement; Signal design; Signal processing; Wire;
Conference_Titel :
Microelectronic Test Structures, 2005. ICMTS 2005. Proceedings of the 2005 International Conference on
Print_ISBN :
0-7803-8855-0
DOI :
10.1109/ICMTS.2005.1452265