Title :
Irredundant address bus encoding techniques based on adaptive codebooks for low power
Author :
Komatsu, Satoshi ; Fujita, Masahiro
Author_Institution :
VLSI Design & Educ. Center, Univ. of Tokyo, Japan
Abstract :
The power dissipation at the off-chip bus is a significant part of the overall power dissipation in digital systems. This paper presents irredundant address bus encoding methods which reduce signal transitions on the instruction address buses by using adaptive codebook methods. These methods are based on the temporal locality and spatial locality of instruction address. Since applications tend to JUMP/BRANCH to limited sets of addresses, proposed encoding methods assign the least signal transition codes to the addresses of JUMP/BRANCH operations in the past. Our encoding methods reduce the signal transitions on the instruction address buses by an average of 88%.
Keywords :
VLSI; digital integrated circuits; encoding; integrated circuit design; logic design; low-power electronics; system buses; JUMP/BRANCH operations; adaptive codebooks; capacitive memory buses; instruction address buses; irredundant address bus encoding methods; least signal transition codes; low power VLSI design; power dissipation; signal transitions reduction; system buses; Capacitance; Circuits; Decoding; Digital systems; Encoding; Power dissipation; Power system interconnection; Power system simulation; System buses; Very large scale integration;
Conference_Titel :
Design Automation Conference, 2003. Proceedings of the ASP-DAC 2003. Asia and South Pacific
Print_ISBN :
0-7803-7659-5
DOI :
10.1109/ASPDAC.2003.1194986