DocumentCode :
3398677
Title :
A novel Delay Manager based on Digital DLL used to adjust the delay time of FPGA´s IO cell
Author :
Pengxiang Wang ; Jinmei Lai
Author_Institution :
Dept. of Microelectron., Fudan Univ., Shanghai, China
fYear :
2012
fDate :
Oct. 29 2012-Nov. 1 2012
Firstpage :
1
Lastpage :
3
Abstract :
A novel Delay Manager (DM) based on the Digital DLL designed to adjust the delay time of the FPGA´s IO port is proposed. The DDLL leverage the oversample mechanism to achieve high integration density and low power. A novel gear-shift component is utilized for both fast and precise locking in. To be adequate for digital data transmit, a new full-swing delay cell with good edge matching performance is used and the non-linearity is compensated with a nonlinear resister ladder DAC. Fabricated in a 65nm digital CMOS process, the simulation results show that the proposed architecture can operate at 50MHz with 256 non-invert delay-cell stages in line and the lock latency is one clock cycle. So the highest resolution of the Delay Manager can be as low as 78ps.
Keywords :
CMOS digital integrated circuits; delay lock loops; digital-analogue conversion; field programmable gate arrays; FPGA; IO cell; delay manager; delay time; digital CMOS process; digital DLL; gear shift component; noninvert delay cell stages; nonlinear resister ladder DAC; nonlinearity compensation; oversample mechanism; size 65 nm; Clocks; Computer architecture; Delay; Delay lines; Field programmable gate arrays; Microprocessors; Voltage control; Delay Manager; digital DLL; full-swing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Solid-State and Integrated Circuit Technology (ICSICT), 2012 IEEE 11th International Conference on
Conference_Location :
Xi´an
Print_ISBN :
978-1-4673-2474-8
Type :
conf
DOI :
10.1109/ICSICT.2012.6466702
Filename :
6466702
Link To Document :
بازگشت