Title :
Hierarchical layout synthesis of analogue VLSI circuits using an intelligent parsing mechanism
Author :
Chowdhury, M.F. ; Massara, R.E.
Author_Institution :
Dept. of Electron. Syst. Eng., Essex Univ., Colchester, UK
Abstract :
A hierarchical parsing technique for the layout synthesis of analog VLSI circuits is described. A technique by which the system makes use of the netlists contained in a knowledge database to generate the necessary program codes automatically is described. These codes forms a set of rules from which the layout corresponding to the input circuit description is synthesized. The unique feature of this approach is that these rules are automatically derived from the netlist, thereby eliminating the need for manual specification of rules, a process which is found to be tedious and highly error-prone
Keywords :
VLSI; circuit layout CAD; grammars; knowledge based systems; linear integrated circuits; analogue VLSI circuits; hierarchical parsing technique; input circuit description; intelligent parsing mechanism; knowledge database; layout synthesis; netlists; Algorithm design and analysis; Artificial intelligence; Circuit synthesis; Data structures; Design engineering; Engines; Expert systems; Spatial databases; Systems engineering and theory; Very large scale integration;
Conference_Titel :
Circuits and Systems, 1991., Proceedings of the 34th Midwest Symposium on
Conference_Location :
Monterey, CA
Print_ISBN :
0-7803-0620-1
DOI :
10.1109/MWSCAS.1991.252083