DocumentCode :
3400155
Title :
Microprocessor cache compressor design using P-Match algorithm
Author :
Deepa, A. ; Marimuthu, C.N.
Author_Institution :
Dept. of ECE, RVS Coll. of Eng. & Technol., Sulur, India
fYear :
2012
fDate :
10-12 Jan. 2012
Firstpage :
1
Lastpage :
5
Abstract :
The speed of the microprocessors is being increasing faster than the speed of off-chip memory. When multiprocessors are used in the system design, more number of processors requires added accesses to memory. Accessing off-chip memory takes more time than accessing an on-chip cache, and some more time to execute an instruction. Cache compression presents the confront that the processor speed has to be improved but it should not substantially increase the total chip power consumption. This architecture has number of new features adapted for the application. In the proposed work if there are consecutive zero´s or one´s then there patterns are encoded and the dictionary matching is bypassed. By this method the speed and the power can be improved without affecting the performance of the system cache.
Keywords :
cache storage; data compression; microprocessor chips; pattern matching; power aware computing; dictionary matching; microprocessor cache compressor design; off-chip memory; on-chip cache; p-match algorithm; pattern matching; total chip power consumption; Compression algorithms; Computer architecture; Computers; Dictionaries; Hardware; Pattern matching; Pipelines; cachecompression; compressionratio; hardware implementation; pair matching;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computer Communication and Informatics (ICCCI), 2012 International Conference on
Conference_Location :
Coimbatore
Print_ISBN :
978-1-4577-1580-8
Type :
conf
DOI :
10.1109/ICCCI.2012.6158885
Filename :
6158885
Link To Document :
بازگشت