Title :
Topology selection for energy minimization in embedded networks
Author :
Li, Dexin ; Chou, Pai H. ; Bagherzadeh, Nader
Author_Institution :
Dept. of Electr. & Comput. Eng., California Univ., Irvine, CA, USA
Abstract :
The trend towards distributed, networked embedded systems is changing the way power should be managed. Power consumed by bus and network interfaces now matches if not surpasses that of the CPU and is thus becoming a prime candidate for reduction. This paper explores energy-efficient bus topologies as a new technique for global power optimization of embedded systems that are interconnected by high-speed serial network-like buses such as FireWire and a new generation of SoC buses. Our grammar-based representation for these networks enables selection of energy-efficient bus topologies. Experimental results show 15-20% energy saving on the network interfaces without sacrificing system performance.
Keywords :
distributed processing; embedded systems; minimisation; network topology; peripheral interfaces; system buses; trees (mathematics); CPU power; FireWire; SoC buses; bus network interfaces; distributed networked embedded systems; embedded networks; embedded systems interconnection; energy minimization; energy-efficient bus topologies; global power optimization; grammar-based representation; high-speed serial network-like buses; power management; system performance; topology selection; trees; Distributed power generation; Embedded system; Energy efficiency; Energy management; Firewire; Network interfaces; Network topology; Power generation; Power system interconnection; Power system management;
Conference_Titel :
Design Automation Conference, 2003. Proceedings of the ASP-DAC 2003. Asia and South Pacific
Print_ISBN :
0-7803-7659-5
DOI :
10.1109/ASPDAC.2003.1195110