Title :
VLSI Implementation of Low Power High Throughput Low Density Parity Check Code Decoder for Optical Communication
Author :
Vaidyanathan, Kaushik ; Radhakrishnan, Anusha ; Kumar, Valli Sounthariya ; Kannan, Kalapriya
Author_Institution :
Dept. of Electron. Eng., Anna Univ., Chennai
Abstract :
In this paper we propose a novel architecture with an adaptive approach to the existing partly parallel joint code and decoder design methodology for low density parity check (LDPC) codes. The low power and high throughput are achieved by an ´adaptive iteration controller´, regulating the number of iterations required for error correction. We propose an architecture for a 2304 bit, rate-frac12, (3,6) regular LDPC code decoder which supports a symbol throughput of 216 Mbps and achieves a maximum BER of 10-6 at 2 dB over AWGN channel performing a maximum of 12 decoding iterations. We inspect the possibility of LDPC decoder serving as channel decoders for synchronous optical networks (SONET), 802.3an (10G Ethernet), DVB-S2 (digital video broadcast) and 802.16e (broadband wireless access). Cadence RTL Compiler has been used for synthesis at 90 nm and a special flow has been devised to predict and analyze performance in very deep sub-micrometer (vDSM)
Keywords :
AWGN channels; VLSI; adaptive control; channel coding; error correction codes; error statistics; iterative decoding; optical communication; parity check codes; 90 nm; AWGN channel; DVB-S2; LDPC; SONET; VLSI implementation; adaptive iteration controller; broadband wireless access; candence RTL compiler; decoder design methodology; decoding iteration; digital video broadcast; error correction; error statistics; low density parity check code decoder; optical communication; parallel joint code; synchronous optical network; vDSM; very deep sub-micrometer; very large scale integration; Adaptive control; Design methodology; Digital video broadcasting; Iterative decoding; Optical fiber communication; Parity check codes; Programmable control; SONET; Throughput; Very large scale integration; Adaptive Iteration Controller; Adaptive Iterative Decoding; Check node Unit (CNU); Optical Communication (OC); Selective level shifter; Variable Node Unit (VNU); Very Large Scale Integration (VLSI);
Conference_Titel :
India Conference, 2006 Annual IEEE
Conference_Location :
New Delhi
Print_ISBN :
1-4244-0369-3
Electronic_ISBN :
1-4244-0370-7
DOI :
10.1109/INDCON.2006.302827