DocumentCode :
3401203
Title :
Graph matching-based algorithms for array-based FPGA segmentation design and routing
Author :
Lin, Jai-Ming ; Pan, Song-Ra ; Chang, Yao-Wen
Author_Institution :
Realtek Semicond. Corp., Hsinchu, Taiwan
fYear :
2003
fDate :
21-24 Jan. 2003
Firstpage :
851
Lastpage :
854
Abstract :
Architecture and CAD are closely related issues in FPGA design. Routing architecture design optimizes routability and facilitates router development; on the other hand, router design considers the specific properties of routing architectures to optimize the performance of the router. In this paper, we propose effective and efficient unified matching-based algorithms for array-based FPGA routing and segmentation design. For the segmentation design, we consider the similarity of input routing instances and formulate a net-matching problem to construct the optimal segmentation architecture. For the router design, we present a matching-based timing-driven routing algorithm which can consider a versatile set of routing segments. Experimental results show that our designed segmentations significantly outperform those used in commercially available FPGAs. For example, our designed segmentations achieve, on average, 14.6% and 19.7% improvements in routability, compared with those used in the Lucent Technologies ORCA 2C-series and the Xilinx XC4000E-series FPGAs, respectively.
Keywords :
circuit layout CAD; field programmable gate arrays; integrated circuit layout; logic CAD; logic partitioning; network routing; reconfigurable architectures; timing; CAD; FPGA architecture design; Lucent ORCA 2C-series FPGA; Xilinx XC40OOE-series FPGA; array-based FPGA routing; array-based FPGA segmentation design; graph matching-based algorithms; input routing instance similarity; matching-based timing-driven routing algorithm; net-matching problem; optimal segmentation architecture; routability; router design; router development; router performance; routing architecture design; routing segments; unified matching-based algorithms; Algorithm design and analysis; Computer aided manufacturing; Design automation; Design optimization; Electronics industry; Field programmable gate arrays; Logic arrays; Manufacturing industries; Routing; Switches;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design Automation Conference, 2003. Proceedings of the ASP-DAC 2003. Asia and South Pacific
Print_ISBN :
0-7803-7659-5
Type :
conf
DOI :
10.1109/ASPDAC.2003.1195136
Filename :
1195136
Link To Document :
بازگشت