DocumentCode :
3401257
Title :
A seed selection procedure for LFSR-based random pattern generators
Author :
Ichino, Kenichi ; Watanabe, Ko-Ichi ; Arai, Masayuki ; Fukumoto, Satoshi ; Iwasaki, Kazuhiko
Author_Institution :
Graduate Sch. of Eng., Tokyo Metropolitan Univ., Japan
fYear :
2003
fDate :
21-24 Jan. 2003
Firstpage :
869
Lastpage :
874
Abstract :
We propose a technique of selecting seeds for the LFSR-based test pattern generators that are used in VLSI BISTs. By setting the computed seed as an initial value, target fault coverage, for example 100%, can be accomplished with minimum test length. We can also maximize fault coverage for a given test length. Our method can be used for both test-per-dock and test-per-scan BISTs. The procedure is based on vector representations over GF(2m), where m is the number of LFSR stages. The results indicate that test lengths derived through selected seeds are about sixty percent shorter than those derived by conventionally selected seeds for a given fault coverage. We also show that seeds obtained through this technique accomplish higher fault coverage than the conventional selection procedure. In terms of the c7552 benchmark, taking a test-per-scan architecture with a 20-bit LFSR as an example, the number of undetected faults can be decreased from 304 to 227 for 10,000 LFSR patterns using our proposed technique.
Keywords :
VLSI; automatic test pattern generation; built-in self test; fault location; integrated circuit testing; shift registers; 20 bit; LFSR stages; LFSR-based random pattern generators; VLSI BIST; c7552 benchmark; computed seed initial value; fault coverage; minimum test length; seed selection procedure; selection procedure; target fault coverage; test length; test lengths; test-per-dock BIST; test-per-scan BIST; test-per-scan architecture; undetected faults; vector representations; Automatic testing; Built-in self-test; Circuit faults; Circuit testing; Costs; Electrical fault detection; Fault detection; Programmable logic arrays; Test pattern generators; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design Automation Conference, 2003. Proceedings of the ASP-DAC 2003. Asia and South Pacific
Print_ISBN :
0-7803-7659-5
Type :
conf
DOI :
10.1109/ASPDAC.2003.1195139
Filename :
1195139
Link To Document :
بازگشت