DocumentCode :
3401713
Title :
Generating compact assertions for control-based logic signals
Author :
Tong, Jason G. ; Sarraf, D. ; Boule, Marc ; Zilic, Zeljko
Author_Institution :
Integrated Microsyst. Lab., McGill Univ., Montréal, QC, Canada
fYear :
2011
fDate :
7-10 Aug. 2011
Firstpage :
1
Lastpage :
4
Abstract :
This paper presents two approaches for writing compact sets of assertions and for gauging the level of coverage in the assertions. We present a state-table method for writing control-based assertions containing only the necessary Boolean conditions that affect a given control signal. An assertion coverage analyzer was developed to measure the attained assertion coverage based on a set of verification test sequences. Combining both of our methods enables verifiers to measure the quality of their written assertions, which can then be used in formal or dynamic verification. The circuit designs used show that our approach is able to generate additional compact assertions and achieve improved assertion coverage.
Keywords :
Boolean algebra; logic design; Boolean conditions; FIFO controllers; assertion coverage analyzer; circuit designs; compact assertions; control-based assertions; control-based logic signals; coverage analyser; state-table method; verification test sequences; Automata; Monitoring;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems (MWSCAS), 2011 IEEE 54th International Midwest Symposium on
Conference_Location :
Seoul
ISSN :
1548-3746
Print_ISBN :
978-1-61284-856-3
Electronic_ISBN :
1548-3746
Type :
conf
DOI :
10.1109/MWSCAS.2011.6026268
Filename :
6026268
Link To Document :
بازگشت