DocumentCode :
3401800
Title :
Regular, area-time efficient carry-lookahead adders
Author :
Ngai, Tin-Fook ; Irwin, Mary Jane
Author_Institution :
Electrical Engineering, Stanford University, CA
fYear :
1985
fDate :
4-6 June 1985
Firstpage :
9
Lastpage :
15
Abstract :
For fast binary addition, a carry-lookahead (CLA) design is the obvious choice [OnAt83, BaJM831. However, the direct implementation of a CLA adder in VLSI faces some undesirable limitations. Either the design lacks regularity, thus increasing the design and implementation costs, or the interconnection wires are too long, thus causing area-time inefficiency and limits on the size of addition. Brent and Kung solved the regularity problem by reformulating the carry chain computation [BrKu82]. They showed that an n-bit addition can be performed in time O(log n), using area O(n log n) with maximum interconnection wire length o(n). In this paper, we give an alternative log n stage design which is nearly optimum with respect to regularity, area-time efficiency, and maximum interconnection wire length.
Keywords :
Adders; Delay; Integrated circuit interconnections; Layout; Logic gates; MOS devices; Wires;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computer Arithmetic (ARITH), 1985 IEEE 7th Symposium on
Conference_Location :
Urbana, IL,
Type :
conf
DOI :
10.1109/ARITH.1985.6158967
Filename :
6158967
Link To Document :
بازگشت