DocumentCode :
3401936
Title :
Systolic polynomial evaluation and matrix multiplication with multiple precision
Author :
Schaeffer, Jonathan ; Makarenko, Darrell
Author_Institution :
VLSI Research Group, Department of Computing Science, University of Alberta, Edmonton, Alberta, Canada T6G 2H1
fYear :
1985
fDate :
4-6 June 1985
Firstpage :
110
Lastpage :
117
Abstract :
The design and implementation of a systolic VLSI multiprecision polynomial evaluator and matrix multiplier is described. The use of bit-serial arithmetic allows for a very simple cell design (two registers and an accumulator) enabling a substantial number of cells to be placed on a chip. A configuration of N2 cells can evaluate N polynomials of N coefficients at N points and perform. N-width band matrix multiplication and N × N full matrix multiplication, each in linear time. Using current technology, 100 polynomials of 100 coefficients can be evaluated at 100 data points with 32 bit precision in an estimated one millisecond.
Keywords :
Arrays; Clocks; Latches; Polynomials; Registers; Silicon; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computer Arithmetic (ARITH), 1985 IEEE 7th Symposium on
Conference_Location :
Urbana, IL,
Type :
conf
DOI :
10.1109/ARITH.1985.6158973
Filename :
6158973
Link To Document :
بازگشت