DocumentCode :
3402354
Title :
Time and space-multiplexed compilation challenges for dynamically reconfigurable processors
Author :
Toi, Takahiro ; Awashima, Toru ; Motomura, Masato ; Amano, Hideharu
Author_Institution :
Renesas Electron. Corp., Kawasaki, Japan
fYear :
2011
fDate :
7-10 Aug. 2011
Firstpage :
1
Lastpage :
4
Abstract :
This paper presents our dynamically reconfigurable processor (DRP) and its compiler. We first introduce our DRP architecture, which is suitable for both parallelizable and control-intensive code segments since it has a stand-alone finite state machine that switches “contexts” consisting of many processing elements (PEs). Then, some optimization techniques used in the compiler are explained, such as a loop pipelining, iterative synthesis technique to shorten wire delay, and a technique to achieve higher area efficiency by utilizing the benefit of having multiple contexts. Lastly, two products are shown as application examples.
Keywords :
optimisation; program compilers; program processors; reconfigurable architectures; compiler; control-intensive code segment; dynamically reconfigurable processors; iterative synthesis technique; loop pipelining; optimization techniques; parallelizable code segment; processing elements; space-multiplexed compilation; stand-alone finite state machine; time-multiplexed compilation; Merging; Process control; Standards;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems (MWSCAS), 2011 IEEE 54th International Midwest Symposium on
Conference_Location :
Seoul
ISSN :
1548-3746
Print_ISBN :
978-1-61284-856-3
Electronic_ISBN :
1548-3746
Type :
conf
DOI :
10.1109/MWSCAS.2011.6026300
Filename :
6026300
Link To Document :
بازگشت