DocumentCode :
3402453
Title :
Design techniques for ultra low-power phase-locked loops
Author :
Dongmin Park ; SeongHwan Cho
Author_Institution :
Dept. of EE, Korea Adv. Inst. of Sci. & Technol. (KAIST), Daejeon, South Korea
fYear :
2011
fDate :
7-10 Aug. 2011
Firstpage :
1
Lastpage :
4
Abstract :
Ultra-low power frequency synthesizers resilient to environmental variations are desired in various wireless microsensor applications where power consumption and reliability are important performance metrics. This paper reviews the design techniques for a ultra-low power PLLs employing low-supply voltage and charge recycling techniques. Design challenges such as minimizing sensitivity to environmental variations are addressed for low-voltage and charge-recycling operation, which include adaptive body-biasing and implicit negative feedback DC-DC conversion.
Keywords :
DC-DC power convertors; low-power electronics; phase locked loops; adaptive body-biasing; charge recycling techniques; charge-recycling operation; environmental variations; low-supply voltage; low-voltage operation; negative feedback DC-DC conversion; ultra low-power phase-locked loops; ultra-low power PLL; Frequency conversion; Phase locked loops; Radio frequency; Wireless communication;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems (MWSCAS), 2011 IEEE 54th International Midwest Symposium on
Conference_Location :
Seoul
ISSN :
1548-3746
Print_ISBN :
978-1-61284-856-3
Electronic_ISBN :
1548-3746
Type :
conf
DOI :
10.1109/MWSCAS.2011.6026304
Filename :
6026304
Link To Document :
بازگشت