DocumentCode :
3403439
Title :
Treat thy secondary (ALMOST) like thy primary- A fair arbiter in master-slave configuration
Author :
Banerjee, Biplab ; Vomero, Jim
Author_Institution :
LSI, Bangalore, India
fYear :
2013
fDate :
4-6 Sept. 2013
Firstpage :
184
Lastpage :
190
Abstract :
The paper presents an efficient design of a fast and fair arbiter, arbitrating between multiple bus-masters claiming simultaneous bus-accesses. Today´s complex designs may have large number of requestors, where not all have the same bus bandwidth requirements. We consider two flavors of requests: primary and secondary. Presented here is an area and cycle optimized design where all accesses, whether primary or secondary, are essentially treated equal, with the lower bandwidth requirement of secondary requests factored in. This is done by developing a means of not halting the arbiter if a secondary request cannot be serviced due to path blockage, as against the primary requests.
Keywords :
asynchronous circuits; network synthesis; system buses; system-on-chip; bus bandwidth requirements; fair arbiter; master-slave configuration; multiple bus-masters; primary requests; secondary requests; simultaneous bus-accesses; Abstracts; Clocks; System-on-chip; Timing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
SOC Conference (SOCC), 2013 IEEE 26th International
Conference_Location :
Erlangen
ISSN :
2164-1676
Type :
conf
DOI :
10.1109/SOCC.2013.6749685
Filename :
6749685
Link To Document :
بازگشت