DocumentCode :
3405353
Title :
A 9-bit 50 MS/s CBSC pipelined ADC using time-shifted correlated double sampling
Author :
Po-Chun Hsiao ; I-Jen Chao ; Chung-Lun Hsu ; Bin-Da Liu ; Chun-Yueh Huang ; Soon-Jyh Chang
Author_Institution :
Dept. of Electr. Eng., Nat. Cheng Kung Univ., Tainan, Taiwan
fYear :
2011
fDate :
7-10 Aug. 2011
Firstpage :
1
Lastpage :
4
Abstract :
Comparator-based switched-capacitor (CBSC) circuit provides a solution for insufficient impedance of the transistor in the advanced process, but the accuracy suffers from the overshoot error caused by comparator delay. In this paper, a time-shifted correlated double sampling (TSCDS) scheme for CBSC circuit is proposed to alleviate the overshoot error as well as mitigating double loading. Moreover, we propose an overshoot correction technique to further suppress the overshoot after employing TSCDS. Speed bottleneck in the conventional CBSC circuit is limited by the fine discharging phase. With the proposed TSCDS and the overshoot correction, the CBSC circuit exploits the coarse charging and removes the fine discharging phase to achieve a 9-bit 50 MS/s pipelined ADC. Simulation results demonstrate a 54.3-dB SNDR is achieved with 3.65-mW power consumption in 90-nm CMOS process and 1.2-V supply.
Keywords :
CMOS integrated circuits; analogue-digital conversion; comparators (circuits); sampling methods; switched capacitor networks; CBSC circuit; CBSC pipelined ADC; CMOS; TSCDS scheme; comparator delay; comparator-based switched-capacitor; discharging phase; overshoot correction technique; power 3.65 mW; size 90 nm; time-shifted correlated double sampling; transistor; voltage 1.2 V; word length 9 bit; Clocks;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems (MWSCAS), 2011 IEEE 54th International Midwest Symposium on
Conference_Location :
Seoul
ISSN :
1548-3746
Print_ISBN :
978-1-61284-856-3
Electronic_ISBN :
1548-3746
Type :
conf
DOI :
10.1109/MWSCAS.2011.6026464
Filename :
6026464
Link To Document :
بازگشت