Title :
Reliable transform domain adaptive filters designed with a hybrid combination of redundant hardware modules and algorithmic error detection and correction
Author :
Radhakrishnan, C. ; Jenkins, W.K.
Author_Institution :
Dept. of Electr. Eng., Pennsylvania State Univ., University Park, PA, USA
Abstract :
System architectures for fault tolerant computing and signal processing can be based on either modular hardware redundancy or arithmetic error detection and correction coding. Traditional triple modular redundancy (TMR) is very general but often leads to hardware intensive high-power implementations. In contrast, fault tolerant designs that rely on arithmetic coding reduce hardware requirements but result in higher computational requirements that must be implemented in a separate decoding unit. This paper proposes a hybrid combination of redundant hardware modules and arithmetic (algorithmic) error detection to produce efficient and reliable designs for transform domain adaptive filters.
Keywords :
adaptive filters; arithmetic codes; error detection codes; fault tolerant computing; redundancy; signal processing; transforms; TMR; algorithmic error detection and correction; arithmetic coding reduce hardware requirements; arithmetic error detection; correction coding; fault tolerant computing; fault tolerant designs; hardware intensive high-power implementations; higher computational requirements; hybrid combination; modular hardware redundancy; redundant hardware modules; reliable transform domain adaptive filters; signal processing; system architectures; triple modular redundancy; Reliability; arithmetic fault tolerance; fault tolerant adaptive filters; modular redundancy; transform domain adaptive filters;
Conference_Titel :
Circuits and Systems (MWSCAS), 2011 IEEE 54th International Midwest Symposium on
Conference_Location :
Seoul
Print_ISBN :
978-1-61284-856-3
Electronic_ISBN :
1548-3746
DOI :
10.1109/MWSCAS.2011.6026503