Title :
New technique for testing of delay fault in cluster based FPGA
Author :
Das, Niladri ; Roy, Pranab ; Rahaman, Hafizur
Author_Institution :
Sch. of VLSI Technol., Bengal Eng. & Sci. Univ., Shibpur, India
Abstract :
The recent trend of reconfigurable hardware and convergence of hardware platform in embedded system enhance application of FPGAs. Although the capability and performance of FPGA have advanced, the testing of FPGAs both online and off-line (manufacturer oriented testing) poses a major challenge. In this paper we have presented a BIST structure to test delay fault of various resources and interconnects of FPGA. The proposed scheme can be implemented for both online as well as off-line testing. We have simulated our method in Xilinx Vertex-II FPGA, using ISE tool Jbits3.0 API and XHWI (Xilinx HardWare Interface) provided by Xilinx..
Keywords :
built-in self test; embedded systems; field programmable gate arrays; reconfigurable architectures; BIST structure; ISE tool Jbits3.0 API; Xilinx HardWare Interface; Xilinx Vertex-II FPGA; cluster based FPGA; delay fault testing; embedded system; reconfigurable hardware; Field programmable gate arrays; Multiplexing; BUT; Delay fault; FPGA; JBits; testing;
Conference_Titel :
Circuits and Systems (MWSCAS), 2011 IEEE 54th International Midwest Symposium on
Conference_Location :
Seoul
Print_ISBN :
978-1-61284-856-3
Electronic_ISBN :
1548-3746
DOI :
10.1109/MWSCAS.2011.6026578