DocumentCode :
3407755
Title :
Parallel multi-delay simulation
Author :
Lee, Yu Seong ; Maurer, P.M.
Author_Institution :
Dept. of Comput. Sci. & Eng., Univ. of South Florida, Tampa, FL, USA
fYear :
1993
fDate :
7-11 Nov. 1993
Firstpage :
759
Lastpage :
762
Abstract :
The multi-delay parallel (MDP) technique is a multi-delay logic simulation algorithm that uses no event-sorting mechanism. Wide bit-fields and bit-parallel operations are used to resolve out-of-order events. Although the MDP technique was designed to be implemented in hardware, the software version has proven to be competitive with ordinary multi-delay simulation. Two versions of the MDP technique are presented: fixed alignment and variable alignment. The fixed alignment algorithm uses bit-fields that are wide enough to capture any event that could occur during the simulation, while the variable alignment algorithm uses a minimum-width bit field.
Keywords :
delays; bit-parallel operations; fixed alignment algorithm; minimum-width bit field; multi-delay logic simulation algorithm; multi-delay parallel technique; out-of-order events; software version; variable alignment algorithm; wide bit fields; Circuit simulation; Computational modeling; Delay; Discrete event simulation; Hardware; Logic; Processor scheduling; Software prototyping; Sorting; Virtual prototyping;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computer-Aided Design, 1993. ICCAD-93. Digest of Technical Papers., 1993 IEEE/ACM International Conference on
Conference_Location :
Santa Clara, CA, USA
Print_ISBN :
0-8186-4490-7
Type :
conf
DOI :
10.1109/ICCAD.1993.580174
Filename :
580174
Link To Document :
بازگشت