DocumentCode :
3408614
Title :
BIST-based bitfail mapping of an embedded DRAM
Author :
Kessler, Brian R. ; Dreibelbis, Jeffrey ; McMahon, Tim ; McCloy, Joshua S. ; Kho, Rex
Author_Institution :
IBM Corp., Essex Junction, VT, USA
fYear :
2001
fDate :
2001
Firstpage :
29
Lastpage :
33
Abstract :
Trends in system-on-a-chip (SOC) semiconductor design and fabrication have complicated many well-established test processes. Circuits such as DRAM memories, which have been tested for decades on dedicated memory testers, using sophisticated test programs and patterns, may no longer be testable with such established methodologies. Testing and diagnosing embedded DRAM (eDRAM) memories is no less important in an SOC model than it was in a discrete DRAM model. In this paper we describe and evaluate a technique for doing bitfail-map-based diagnostics of an eDRAM, and demonstrate success in physical failure analysis (PFA)
Keywords :
DRAM chips; built-in self test; design for manufacture; failure analysis; integrated circuit testing; redundancy; BIST-based bitfail mapping; SOC; eDRAM; embedded DRAM; physical failure analysis; Automatic testing; Built-in self-test; Circuit testing; Engines; Fabrication; Failure analysis; Logic testing; Random access memory; Read-write memory; System-on-a-chip;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Memory Technology, Design and Testing, IEEE International Workshop on, 2001.
Conference_Location :
San Jose, CA
Print_ISBN :
0-7695-1242-9
Type :
conf
DOI :
10.1109/MTDT.2001.945225
Filename :
945225
Link To Document :
بازگشت