Title :
A novel dual edge triggered near-threshold state retentive latch design
Author :
Sriram, Srinath ; Ramani, A.R. ; Haiqing Nan ; Hojoon Lee ; Ken Choi
Author_Institution :
Dept. of Electr. & Comput. Eng., Illinois Inst. of Eng., Chicago, IL, USA
Abstract :
This paper proposes a new dual edge triggered near threshold state-retentive latch for low-power applications. The proposed circuit uses the idea of power gating during the sleep or idle mode thereby avoiding leakage but still retaining its state. It uses a dual edge triggered pulse which is a pulse trigger at both the rising and falling edges of the clock. The circuit used low Vth Devices only and hence can operate at a Vdd as low as 0.5 V. The circuit was simulated using HSPICE at 45nm technology. When compared with respect to power delay product, at an operating voltage of 0.9V the proposed circuit has PDP 87.8% less than DET_SRSFF, 71.6%less than IDDA- LCFF. When the proposed circuit operates at 0.5 V and the reference circuits operated at 0.9 V, PDP of the proposed latch is: 78.26% less than DET_SRSFF and 50% less than that of IDDA-LCCF. In case of setup time, the proposed latch has that 68% less than the IDDA-LCCF and 80% less than the DET_SRSFF. Also, when operated at Vdd =0.5 V, the proposed circuit has 29% less than IDDA-LCCF and 55.4% less than the DET_SRSFF when they were operated at Vdd=0.9 V.
Keywords :
flip-flops; low-power electronics; DET_SRSFF; IDDA-LCCF; dual edge triggered near-threshold state retentive latch design; dual edge triggered pulse; idle mode; low-power application; power gating; pulse trigger; sleep mode; Clocks; Delay; Logic gates; Tin; Transistors; Dual edge triggered latch; near-threshold region; power gating; state retention;
Conference_Titel :
Circuits and Systems (MWSCAS), 2011 IEEE 54th International Midwest Symposium on
Conference_Location :
Seoul
Print_ISBN :
978-1-61284-856-3
Electronic_ISBN :
1548-3746
DOI :
10.1109/MWSCAS.2011.6026653