Title :
Variation-aware low-power video processor design techniques
Author :
Woojin Rim ; Jinmo Kwon ; Jongsun Park
Author_Institution :
Sch. of Electr. Eng., Korea Univ., Seoul, South Korea
Abstract :
With recent advances in scaled CMOS process technology, CMOS VLSI systems suffers from severe process-voltage-temperature (PVT) variations. Aggressive supply voltage scaling is also accompanied with technology scaling, which even aggravates the worst-case speed variations and noise margin of embedded SRAM memories. This paper presents variation-tolerant design techniques for video coding and decoding (CODEC) processor, which is mainly composed of computational data-path and embedded SRAM memories. First, we present an adaptive clock generation method to remove the delay failures in data-path operating with sub or near-threshold supply voltage. The variation-aware clock generation scheme can monitor the timing-variations and efficiently control the clock cycles to minimize the delay failures causes by timing variations. In low voltage operations, embedded SRAM memories also suffer from many functional failures. Priority based embedded memory design approaches, which are selective error correction coding (ECC) and variable sizing scheme for SRAM, are also presented to mitigate the video quality loss with serious functional failures in embedded memory.
Keywords :
CMOS memory circuits; SRAM chips; VLSI; clocks; delay circuits; embedded systems; error correction codes; low-power electronics; memory architecture; power aware computing; video codecs; video coding; CMOS VLSI system; CODEC processor; PVT variation; adaptive clock generation method; clock cycles; delay failure removal; embedded SRAM memory design; low voltage operations; near-threshold supply voltage; noise margin; process voltage-temperature variation; scaled CMOS process technology; selective error correction coding; speed variations; sub-threshold supply voltage; technology scaling; timing-variation monitoring; variable sizing scheme; variation-aware clock generation scheme; variation-aware low-power video processor design technique; variation-tolerant design technique; video coding and decoding processor; video quality loss mitigation; voltage scaling; Clocks; Educational institutions; Random access memory;
Conference_Titel :
Circuits and Systems (MWSCAS), 2011 IEEE 54th International Midwest Symposium on
Conference_Location :
Seoul
Print_ISBN :
978-1-61284-856-3
Electronic_ISBN :
1548-3746
DOI :
10.1109/MWSCAS.2011.6026671