DocumentCode :
3409759
Title :
Design of hardware fault tolerant control architecture for Wind Energy Conversion System with DFIG based on reliability analysis
Author :
Weber, P. ; Poure, P. ; Theilliol, D. ; Saadate, S.
Author_Institution :
Centre de Rech. en Autom. de Nancy, Nancy Univ., Nancy
fYear :
2008
fDate :
June 30 2008-July 2 2008
Firstpage :
2323
Lastpage :
2328
Abstract :
This paper presents a fault tolerant converter topology for grid connected Wind Energy Conversion System (WECS) with Doubly Fed Induction Generator (DFIG) based on hardware redundancy. This topology allows hardware compensation of one faulty semiconductor by using isolating and connecting devices. It is based on a unique redundant leg for both back to back converters. A reliability analysis integrating the semiconductor switching is presented with a modelling method based on Markov Chain model in order to determine off-line the efficiency of the fault tolerant topology against failures. Application results are presented on the WECS.
Keywords :
asynchronous generators; control system synthesis; fault tolerance; power convertors; power generation control; switching convertors; wind power plants; Markov chain model; back-to-back converters; doubly fed induction generator; fault tolerant converter topology; grid connected wind energy conversion system; hardware fault tolerant control architecture design; hardware redundancy; reliability analysis; semiconductor switching; Control systems; Fault tolerant systems; Hardware; Induction generators; Joining processes; Leg; Redundancy; Semiconductor device reliability; Topology; Wind energy;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Industrial Electronics, 2008. ISIE 2008. IEEE International Symposium on
Conference_Location :
Cambridge
Print_ISBN :
978-1-4244-1665-3
Electronic_ISBN :
978-1-4244-1666-0
Type :
conf
DOI :
10.1109/ISIE.2008.4676994
Filename :
4676994
Link To Document :
بازگشت