DocumentCode :
3410208
Title :
Systematic generation of FPGA-based FFT implementations
Author :
Kee, Hojin ; Petersen, Newton ; Kornerup, Jacob ; Bhattacharyya, Shuvra S.
Author_Institution :
Dept. of Electr. & Comput. Eng., Univ. of Maryland, College Park, MD
fYear :
2008
fDate :
March 31 2008-April 4 2008
Firstpage :
1413
Lastpage :
1416
Abstract :
In this paper, we propose a systemic approach for synthesizing field-programmable gate array (FPGA) implementations of fast Fourier transform (FFT) computations. Our approach considers both cost (in terms of FPGA resource requirements), and performance (in terms of throughput), and optimizes for both of these dimensions based on user-specified requirements. Our approach involves two orthogonal techniques-FFT inner loop unrolling and outer loop unrolling - to perform design space exploration in terms of cost and performance. By appropriately combining these two forms unrolling, we can achieve cost-optimized FFT implementations in terms of FPGA slices or block RAMs in FPGA, subject to the required throughput. We compared the results of our synthesis approach with a recently-introduced commercial FPGA intellectual property (IP) core - the FFT IP module in the Xilinx LogiCore Library, which provides different FFT implementations that are optimized for a limited set of performance levels. Our results demonstrate efficiency levels that are in some cases better than these commercial IP blocks. At the same time, our approach provides the advantages of being able to optimize implementations based on arbitrary, user-specified performance levels, and of being based on general formulations of FFT loop unrolling trade-offs, which can be retargeted to different kinds of FPGA devices.
Keywords :
fast Fourier transforms; field programmable gate arrays; mathematics computing; storage management; FFT inner loop unrolling technique; FFT outer loop unrolling technique; FPGA slices; FPGA-based FFT; block RAM; fast Fourier transform; field-programmable gate array synthesis; memory management; Cost function; Educational institutions; Fast Fourier transforms; Field programmable gate arrays; Hardware design languages; Instruments; Jacobian matrices; Libraries; Signal synthesis; Throughput; Fast Fourier transform; Field-programmable gate arrays; High-level synthesis; Memory management;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Acoustics, Speech and Signal Processing, 2008. ICASSP 2008. IEEE International Conference on
Conference_Location :
Las Vegas, NV
ISSN :
1520-6149
Print_ISBN :
978-1-4244-1483-3
Electronic_ISBN :
1520-6149
Type :
conf
DOI :
10.1109/ICASSP.2008.4517884
Filename :
4517884
Link To Document :
بازگشت