DocumentCode :
3410790
Title :
A New Design of HDB3 Encoder and Decoder Based on FPGA
Author :
Zhang, Yaug ; Wang, Xiumin ; Wang, Yuduo
Author_Institution :
Coll. of Inf. Eng., China Jiliang Univ., Hangzhou, China
Volume :
1
fYear :
2009
fDate :
12-14 Aug. 2009
Firstpage :
210
Lastpage :
213
Abstract :
A new design of HDB3 encoder / decoder based on FPGA is proposed to deal with the high complexity and long output delay of the encoder and no error correction function of the decoder which have been implemented so far. The encoder has the function of converting a NRZ code sequence to a HDB3 sequence and the decoder, vice versa. Meanwhile the decoder can correct the errors in the received HDB3 sequence according to a certain rule. Synthesis reports show that the encoder and decoder are both simple-structured; Simulation results show that the encoder has a shorter output delay and the decoder has a better function of error detecting and correcting which greatly improves the reliability of the system.
Keywords :
decoding; error correction codes; field programmable gate arrays; sequential codes; FPGA; HDB3 decoder; HDB3 encoder; NRZ code sequence; error correction code; Ambient intelligence; Decoding; Delay; Design engineering; Educational institutions; Encoding; Error correction; Field programmable gate arrays; Hybrid intelligent systems; Optical signal processing; FPGA; HDB3; Verilog HDL; decoder; encoder;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Hybrid Intelligent Systems, 2009. HIS '09. Ninth International Conference on
Conference_Location :
Shenyang
Print_ISBN :
978-0-7695-3745-0
Type :
conf
DOI :
10.1109/HIS.2009.48
Filename :
5254408
Link To Document :
بازگشت