Title :
Performance-Driven Routing Tree Construction with Buffer Insertion, Wire Sizing under RLC Delay Model
Author :
Qi, Chang ; Gao-feng Wang, Gao-feng ; Chen, Yue-Hua
Author_Institution :
Wuhan Univ., Wuhan
Abstract :
In this paper, given a multi-terminal net, we propose a new approach to construct a performance-driven rectilinear Steiner tree with simultaneous buffer insertion and wiresizing optimization (PDRST/BW) under a higher order resistance-inductance-capacitance (RLC) delay model. This approach is based on the concept of sharing-buffer insertion and dynamic programming approach combined with a bottom-up rectilinear Steiner tree construction. The performances considered in this paper include the timing delay and the quality of signal waveform. Recently several algorithms have been published addressing the buffer insertion problem, but all these algorithms are not scalable and they can only handle the two-terminal nets or small size multi-terminal nets. Moreover, almost all these algorithms use the Elmore delay model. The experimental results show that our proposed approach is scalable and obtains better performance than those previous approaches for the test signal nets.
Keywords :
RLC circuits; VLSI; integrated circuit interconnections; bottom-up rectilinear Steiner tree construction; buffer insertion; dynamic programming; higher order resistance-inductance-capacitance delay model; performance-driven rectilinear Steiner tree; performance-driven routing tree construction; signal waveform quality; timing delay; wiresizing optimization; Dynamic programming; Integrated circuit interconnections; Libraries; Propagation delay; Routing; Signal design; Table lookup; Timing; Very large scale integration; Wire; RLC delay model; buffer insertion; performance-driven; rectilinear Steiner tree; wiresizing optimization;
Conference_Titel :
Mechatronics and Automation, 2007. ICMA 2007. International Conference on
Conference_Location :
Harbin
Print_ISBN :
978-1-4244-0827-6
DOI :
10.1109/ICMA.2007.4304112