Title :
Hardware implementation of boosting based object detection using a high level description
Author :
Khattab, K. ; Dubois, J. ; Miteran, J.
Author_Institution :
Le2i UMR CNRS 5158, Univ. de Bourgogne, Dijon
fDate :
June 30 2008-July 2 2008
Abstract :
The face detection is a fundamental prerequisite step in the process of face recognition. The focus of this paper is the implementation of a real time embedded face detection system while relying on high level description language such as SystemC. Recently, the boosting based object detection algorithms proposed by have gained a lot of attention and are considered as the fastest accurate object detection algorithms today. However, the embedded implementation of such algorithms into hardware is still a challenge, since these algorithms are heavily based on memory access. We built a parallel implementation that exploits the parallelism and the pipelining in these algorithms. We show that, using a SystemC description model paired with a mainstream automatic synthesis tool, can lead to an efficient hardware implementation. We also display some of the tradeoffs and considerations, for this implementation to be effective. This implementation proves capable of increasing the speed of the detector as well as bringing regularity in time consuming. The design implementation is reasonably low on FPGA resource utilization.
Keywords :
field programmable gate arrays; high level languages; object detection; FPGA resource utilization; SystemC description model; face detection; face recognition; high level description; mainstream automatic synthesis; object detection; Boosting; Detectors; Displays; Face detection; Face recognition; Field programmable gate arrays; Hardware; Object detection; Pipeline processing; Real time systems;
Conference_Titel :
Industrial Electronics, 2008. ISIE 2008. IEEE International Symposium on
Conference_Location :
Cambridge
Print_ISBN :
978-1-4244-1665-3
Electronic_ISBN :
978-1-4244-1666-0
DOI :
10.1109/ISIE.2008.4677098