Title :
Programmable System-on-Chip (SoC) for silicon prototyping
Author :
Huang, Chun-Ming ; Wu, Chien-Ming ; Yang, Chih-Chyau ; Lee, Kuen-Jong ; Wey, Chin-Long
Author_Institution :
Nat. Chip Implementation Center, Hsinchu
fDate :
June 30 2008-July 2 2008
Abstract :
This paper presents a Programmable SoC (Systemon-chip) design methodology which integrates multiple heterogeneous SoC design projects into a single chip such that the total silicon prototyping cost for these projects can be greatly reduced by sharing the common SoC platform. Results show that an integrated SoC platform is comprised of eight SoC projects. When these eight SoC projects are designed separately, the total area is approximately 143.03 mm2, while the area of the integrated platform is about 24.43 mm2. The area reduction is significant, so is the fabrication cost. Once the integrated platform chip is fabricated, three programming schemes are carried out to allow the integrated chip to act as the individual SoC design projects. A test chip is designed and implemented using the TSMC 0.13 um CMOS generic logic process technology. The development of second generation MP-SoC chip is also outlined in this paper.
Keywords :
CMOS integrated circuits; elemental semiconductors; integrated circuit design; silicon; system-on-chip; MP-SoC chip; SoC; TSMC CMOS generic logic process technology; integrated SoC platform; programmable system-on-chip; silicon prototyping; CMOS logic circuits; CMOS process; Costs; Design methodology; Fabrication; Logic design; Logic testing; Prototypes; Silicon; System-on-a-chip;
Conference_Titel :
Industrial Electronics, 2008. ISIE 2008. IEEE International Symposium on
Conference_Location :
Cambridge
Print_ISBN :
978-1-4244-1665-3
Electronic_ISBN :
978-1-4244-1666-0
DOI :
10.1109/ISIE.2008.4677107