DocumentCode :
3411876
Title :
Design of an on-chip stepwise ramp generator for ADC static BIST applications
Author :
Renaud, Guillaume ; Barragan, Manuel J. ; Mir, Salvador
Author_Institution :
TIMA, Univ. Grenoble Alpes, Grenoble, France
fYear :
2015
fDate :
24-26 June 2015
Firstpage :
1
Lastpage :
6
Abstract :
This work presents guidelines for the design of an on-chip ramp signal generator for static Built-In Self-Test (BIST) of ADCs. The proposed ramp generator is based on a fully-differential switched-capacitor (SC) integrator conveniently modified to produce a very small integration gain. The main non-idealities affecting the linearity of the generator are discussed on a practical implementation in a 65nm CMOS technology. Electrical simulation results at transistor level are provided to verify the feasibility and performance of the proposed approach.
Keywords :
CMOS integrated circuits; analogue-digital conversion; built-in self test; integrated circuit design; ramp generators; switched capacitor networks; ADC static BIST applications; CMOS technology; fully-differential switched-capacitor integrator; on-chip stepwise ramp generator; size 65 nm; static built-in self-test; Capacitors; Clocks; Generators; Linearity; Noise; System-on-chip; Transistors;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Mixed-Signal Testing Workshop (IMSTW), 2015 20th International
Conference_Location :
Paris
Type :
conf
DOI :
10.1109/IMS3TW.2015.7177876
Filename :
7177876
Link To Document :
بازگشت