DocumentCode :
3411924
Title :
Digital on-chip measurement circuit for built-in phase noise testing
Author :
David-Grignot, S. ; Azais, F. ; Latorre, L. ; Lefevre, F.
Author_Institution :
LIRMM, Univ. Montpellier, Montpellier, France
fYear :
2015
fDate :
24-26 June 2015
Firstpage :
1
Lastpage :
6
Abstract :
This paper presents a digital on-chip measurement circuit for built-in phase noise evaluation of analog/IF signals. The technique relies on 1-bit acquisition and on-the-fly processing to compute a digital signature related to the phase noise level present in the analog signal. In order to minimize the required hardware resources, the circuit is designed with a semipipeline architecture and modular arithmetic. It has been implemented for validation on a FPGA-based platform. Experimental measurements on both a synthesized signal and the IF output of a silicon tuner demonstrate a very good agreement with the conventional external technique.
Keywords :
built-in self test; digital arithmetic; digital circuits; digital signatures; field programmable gate arrays; integrated circuit noise; integrated circuit testing; phase noise; 1-bit acquisition; analog signal; analog/IF signals; built-in phase noise testing; digital on-chip measurement circuit; digital signature; modular arithmetic; on-the-fly processing; phase noise level; semipipeline architecture; silicon tuner; synthesized signal; Digital signatures; Frequency measurement; Instruments; Noise measurement; Phase measurement; Phase noise; System-on-chip; Built-In-Self-Test (BIST); analog signals; embedded; measurement; on-chip; one-bit acquisition; phase noise; test cost reduction;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Mixed-Signal Testing Workshop (IMSTW), 2015 20th International
Conference_Location :
Paris
Type :
conf
DOI :
10.1109/IMS3TW.2015.7177880
Filename :
7177880
Link To Document :
بازگشت