Title :
Regular {4, 8} LDPC Codes and Their Lowerror Floors
Author :
Cole, Chad A. ; Wilson, Stephen G. ; Hall, Eric K. ; Giallorenzi, Thomas R.
Author_Institution :
Virginia Univ., Charlottesville, VA
Abstract :
Regular LDPC codes are a special class of low-density codes having an equal number of ones in each row and column of the parity check matrix describing the linear code. The uniform structure of regular LDPC codes allows a practical hardware implementation which can efficiently utilize the inherent parallelism of the message passing algorithm (MPA) commonly used to decode low-density codes. The class of {3,6} LDPC codes has been extensively studied and they have been proven to provide very good error performance, especially at lower SNR. {4,8} codes have not been analyzed nearly as much in the literature, mainly because their ´threshold,´ the SNR where the waterfall region of the error performance curve begins, is typically a quarter of a dB or so worse than for comparable-length {3,6} codes. It has been proposed that {4,8} codes have better high SNR behavior, but until recently it was not possible to verify this conjecture. A new technique which can efficiently find error floors of LDPC codes now has the ability to illuminate just how good {4,8} codes are in the high SNR region-a result which is of great interest for many practical applications. This paper will analyze the error floor characteristics of some {4,8} codes and provide a simple algorithm for designing {4,8} codes with low error floors. A newly-designed rate-1/2 (1200,600) {4,8} code with a vastly superior error floor compared to codes of similar parameters is introduced
Keywords :
decoding; linear codes; message passing; parity check codes; MPA; decoding; error floor characteristics; linear code; low-density parity check code; message passing algorithm; regular LDPC code; {4,8} code; Algorithm design and analysis; Cities and towns; Decoding; Encoding; Error analysis; Hardware; Linear code; Message passing; Parity check codes; Performance analysis; LDPC; error floors; {4,8} regular codes;
Conference_Titel :
Military Communications Conference, 2006. MILCOM 2006. IEEE
Conference_Location :
Washington, DC
Print_ISBN :
1-4244-0617-X
Electronic_ISBN :
1-4244-0618-8
DOI :
10.1109/MILCOM.2006.302365