DocumentCode :
3412096
Title :
Reconfigurable router for dynamic Networks-on-Chip
Author :
Mahr, Philipp ; Bobda, Christophe
Author_Institution :
Dept. of Comput. Sci., Univ. of Potsdam, Potsdam, Germany
fYear :
2010
fDate :
8-11 June 2010
Firstpage :
1
Lastpage :
6
Abstract :
A reconfigurable router architecture for dynamic Networks-on-Chip (DyNoC) is presented. Dynamically placed modules cover several processing elements and routers of the DyNoC. These processing elements communicate over a second communication level using direct-links between neighbouring elements. Routers covered by modules are therefore useless. In this paper, several possibilities to use the router as additional resources to enhance complexity of modules are presented. The reconfigurable router is evaluated in terms of area, speed and latencies. A case-study where the router is used as a lookup-table demonstrates the feasibility of this approach.
Keywords :
logic design; network routing; network-on-chip; DyNoC; direct-links; dynamic networks-on-chip; reconfigurable router architecture; Memory management; Random access memory; Routing; Switching circuits; Table lookup; Timing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Rapid System Prototyping (RSP), 2010 21st IEEE International Symposium on
Conference_Location :
Fairfax, VA
Print_ISBN :
978-1-4244-7073-0
Electronic_ISBN :
978-1-4244-7072-3
Type :
conf
DOI :
10.1109/RSP.2010.5656341
Filename :
5656341
Link To Document :
بازگشت