DocumentCode :
3413001
Title :
On the re-quantization of data to implement high-order narrow-band filters using reconfigurable logic
Author :
Dick, C.H. ; Harris, Fred
Author_Institution :
Sch. of Electron. Eng., La Trobe Univ., Melbourne, Vic., Australia
Volume :
2
fYear :
1995
fDate :
Oct. 30 1995-Nov. 1 1995
Firstpage :
1347
Abstract :
This paper addresses the problem of implementing narrow-band FIR filters using FPGAs. A method based on re-quantization of the input data stream using a sigma-delta modulator is presented. The reduced bit length representation of the re-quantized input samples removes the requirement for a full multiplier in the filter hardware. The filtering technique is described and implementation results using a Xilinx XC4010 FPGA are presented. Using a bit-serial approach, a 100 tap narrow-band filter operating at a sample rate of 1.56 MHz has been developed. A 20 tap bit-parallel filter can be accommodated in one XC4010PG191-4 and operates at a sample rate of 22.6 MHz.
Keywords :
FIR filters; 1.56 MHz; 22.6 MHz; FPGA; Xilinx XC4010 FPGA; bit-parallel filter; bit-serial approach; data requantization; filter hardware; filtering technique; high-order narrow-band filters; input data stream; narrowband FIR filters; reconfigurable logic; reduced bit length representation; requantized input samples; sample rate; sigma-delta modulator; Arithmetic; Delta-sigma modulation; Dynamic range; Encoding; Feedback; Field programmable gate arrays; Finite impulse response filter; Narrowband; Redundancy; Transversal filters;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Signals, Systems and Computers, 1995. 1995 Conference Record of the Twenty-Ninth Asilomar Conference on
Conference_Location :
Pacific Grove, CA, USA
ISSN :
1058-6393
Print_ISBN :
0-8186-7370-2
Type :
conf
DOI :
10.1109/ACSSC.1995.540918
Filename :
540918
Link To Document :
بازگشت