DocumentCode :
3413753
Title :
A Design Approach to AMBA (Advanced Microcontroller Bus Architecture) Bus Architecture with Dynamic Lottery Arbiter
Author :
Warathe, Kanchan ; Padole, Dinesh ; Bajaj, Preeti
Author_Institution :
ECE Dept., G.H. Raisoni Coll. of Eng., Nagpur, India
fYear :
2009
fDate :
18-20 Dec. 2009
Firstpage :
1
Lastpage :
4
Abstract :
On-chip communication architecture plays an important role in determining the overall performance of the system-on-chip (SoC) design. In the resource sharing mechanism of SoC, the communication architecture should be flexible to offer high performance over a wide range of traffic. The low priority components may suffer from starvation, while high priority components may have large latency. The conventional bus-distribution algorithms, such as the static fixed priority and the round robin, show several defects that are bus starvation, and low system performance because of bus distribution latency in a bus cycle time. The lottery bus arbiter scheme like static & dynamic are already shows efficiency over traditional methods. AMBA (advanced microcontroller bus architecture) defines both bus specification and a technology independent methodology for designing, implementing and testing customized high-integration embedded controllers. Here author presents AMBA using dynamic lottery bus arbiter. The architecture is based on a probability bus distribution algorithm. The architecture is model in VHDL and some simulation results are presented.
Keywords :
integrated circuit testing; microcontrollers; system buses; system-on-chip; VHDL; advanced microcontroller bus architecture; bus distribution latency; bus specification; bus-distribution algorithms; dynamic lottery arbiter; dynamic lottery bus arbiter; high-integration embedded controllers; on-chip communication architecture; probability bus distribution algorithm; resource sharing; round robin; system-on-chip design; Appropriate technology; Delay; Design engineering; Educational institutions; Microcontrollers; Resource management; Round robin; Signal processing algorithms; System performance; System-on-a-chip;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
India Conference (INDICON), 2009 Annual IEEE
Conference_Location :
Gujarat
Print_ISBN :
978-1-4244-4858-6
Electronic_ISBN :
978-1-4244-4859-3
Type :
conf
DOI :
10.1109/INDCON.2009.5409365
Filename :
5409365
Link To Document :
بازگشت