Title :
VHDL synthesis techniques and recommendations
Author_Institution :
Synopsys Inc., Bethesda, MD, USA
Abstract :
This tutorial presents a wide range of examples to emphasize that the synthesis of optimum hardware is tightly coupled to a designer´s VHDL coding style. These examples also illustrate that a synthesis engineer must have a firm foundation in the VHDL language. Otherwise, any encountered compilation and simulation obstacles might hinder his/her synthesis project. Finally the observation is made that the synthesis engineer must also rely on his/her digital background to order to write VHDL models that will synthesize into optimum hardware
Keywords :
application specific integrated circuits; hardware description languages; logic CAD; very high speed integrated circuits; ASIC; VHDL coding style; VHDL models; VHDL synthesis techniques; optimum hardware synthesis; simulation obstacles; synthesis engineer; Circuit simulation; Circuit synthesis; Computational modeling; Design optimization; Electronic design automation and methodology; Hardware design languages; Signal synthesis; Software libraries; Software tools; Very high speed integrated circuits;
Conference_Titel :
ASIC Conference and Exhibit, 1995., Proceedings of the Eighth Annual IEEE International
Conference_Location :
Austin, TX
Print_ISBN :
0-7803-2707-1
DOI :
10.1109/ASIC.1995.580755