DocumentCode :
341464
Title :
Memory exploration for low power embedded systems
Author :
Shiue, Wen-Tsong ; Chakrabarti, Chaitali
Author_Institution :
Dept. of Electr. Eng., Arizona State Univ., Tempe, AZ, USA
Volume :
1
fYear :
1999
fDate :
36342
Firstpage :
250
Abstract :
In embedded system design, the designer has to choose an on-chip memory configuration that is suitable for a specific application. To aid in this design choice, we present a memory exploration strategy based on three performance metrics, namely, cache size, the number of processor cycles and the energy consumption. We show how the performance is affected by cache parameters such as cache size, line size, set associativity and tiling, and the off-chip data organization. We show the importance of including energy in the performance metrics, since an increase in the cache line size, cache size, tiling and set associativity reduces the number of cycles but does not necessarily reduce the energy consumption
Keywords :
cache storage; digital integrated circuits; embedded systems; integrated circuit design; low-power electronics; cache parameters; cache size; energy consumption; line size; low power embedded systems; memory exploration strategy; offchip data organization; on-chip memory configuration; performance metrics; processor cycles number; set associativity; tiling; Embedded system; Energy consumption; Libraries; Measurement; Memory architecture; Microprocessors; Performance analysis; Process design; System-on-a-chip; Time factors;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 1999. ISCAS '99. Proceedings of the 1999 IEEE International Symposium on
Conference_Location :
Orlando, FL
Print_ISBN :
0-7803-5471-0
Type :
conf
DOI :
10.1109/ISCAS.1999.777850
Filename :
777850
Link To Document :
بازگشت