DocumentCode :
341482
Title :
Energy minimization of system pipelines using multiple voltages
Author :
Qu, Gang ; Kirovski, Darko ; Potkonjak, Miodrag ; Srivastava, Mani B.
Author_Institution :
Dept. of Comput. Sci., California Univ., Los Angeles, CA, USA
Volume :
1
fYear :
1999
fDate :
36342
Firstpage :
362
Abstract :
Modem computer and communication system design has to consider the timing constraints imposed by communication and system pipelines, and minimize the energy consumption. We adopt the recent proposed model for communication pipeline latency and address the problem of how to minimize the power consumption in system-level pipelines under the latency constraints by selecting supply voltage for each pipeline stage using the variable voltage core-based system design methodology. We define the problem, solve it optimally under realistic assumptions and develop algorithms for power minimization of system pipeline designs based on our theoretical results. We apply this new approach to the 4-stage Myrinet GAM pipeline and with the appropriate voltage profiles, we achieve 93.4%, 91.3% and 26.9% power reduction on three pipeline stages over the traditional design
Keywords :
low-power electronics; microprocessor chips; pipeline processing; portable computers; timing; 4-stage Myrinet GAM pipeline; energy consumption minimisation; energy minimization; latency constraints; multiple voltages; pipeline stage supply voltage selection; power minimization; system pipelines; timing constraints; variable voltage core-based system design methodology; Algorithm design and analysis; Communication systems; Delay; Energy consumption; Minimization methods; Modems; Pipelines; Power system modeling; Timing; Voltage;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 1999. ISCAS '99. Proceedings of the 1999 IEEE International Symposium on
Conference_Location :
Orlando, FL
Print_ISBN :
0-7803-5471-0
Type :
conf
DOI :
10.1109/ISCAS.1999.777878
Filename :
777878
Link To Document :
بازگشت