Title :
A design of the new FPGA with data path logic and run time block reconfiguration method
Author :
Kwak, Jae-Young ; Yoon, Sang-Sic ; Kwon, Hung-Jun ; Kee, Kwyro
Author_Institution :
Dept. of Electr. Eng., Korea Adv. Inst. of Sci. & Technol., Taejon, South Korea
Abstract :
This paper describes a design of the new FPGA, which has good performance in functional capacity and speed, and analyzes its performance. The functional density and speed performance are improved by inserting DPL (Data Path Logic), which is a special block having an extendable 4 bit adder/subtracter and multiplier, and by reconfiguring the switching points and configuration points using the RTBR (run time block reconfiguration) method, which has a reconfiguration memory for reusing the logic resource. This paper proposes CFB (configurable function block) and RTBR DPL as basic blocks of the new FPGA and explains the chip implementation of prototype of architecture
Keywords :
adders; field programmable gate arrays; reconfigurable architectures; 4 bit; DPL; FPGA; adder/subtracter; chip implementation; configurable function block; data path logic; functional capacity; functional density; logic resource; run time block reconfiguration method; speed performance; switching points; Application specific integrated circuits; Digital signal processing; Field programmable gate arrays; Logic design; Page description languages; Performance analysis; Random access memory; Reconfigurable logic; Signal processing algorithms; Switches;
Conference_Titel :
Circuits and Systems, 1999. ISCAS '99. Proceedings of the 1999 IEEE International Symposium on
Conference_Location :
Orlando, FL
Print_ISBN :
0-7803-5471-0
DOI :
10.1109/ISCAS.1999.777918