DocumentCode :
3415568
Title :
H.264 Video Decoder Optimization on ARM Cortex-A8 with NEON
Author :
Pujara, Chirag ; Modi, Anurag ; Sandeep, G. ; Inamdar, Shilpa ; Kolavil, Deepa ; Tholath, Vidhu
Author_Institution :
Samsung India Software Oper. Pvt. Ltd., Bangalore, India
fYear :
2009
fDate :
18-20 Dec. 2009
Firstpage :
1
Lastpage :
4
Abstract :
Optimization of H.264 base line profile decoder has been proposed for SIMD engine (NEON) of ARM Cortex-A8 processor. We have exploited data level parallelism to effectively use the SIMD capability of NEON. Ideas to make the algorithms SIMD friendly are also highlighted. With effective use of ARM Cortex-A8 architecture and NEON SIMD engine, the MCPS (Mega Cycles per second) requirement for decoding has reduced considerably as compared to our optimized C implementation. Results are provided for the overall performance gain in decoding and individual performance gain in various modules of H.264 base line decoder.
Keywords :
circuit optimisation; microprocessor chips; parallel processing; video codecs; ARM Cortex-A8 processor; H.264 base line profile decoder; H.264 video decoder optimization; NEON; SIMD engine; data level parallelism; Computer architecture; Data processing; Decoding; Displays; Encoding; Engines; Parallel processing; Performance gain; Personal communication networks; Video codecs;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
India Conference (INDICON), 2009 Annual IEEE
Conference_Location :
Gujarat
Print_ISBN :
978-1-4244-4858-6
Electronic_ISBN :
978-1-4244-4859-3
Type :
conf
DOI :
10.1109/INDCON.2009.5409460
Filename :
5409460
Link To Document :
بازگشت