DocumentCode :
3415691
Title :
Conjoined Irregular Topology and Routing Table Generation for Network-on-Chip
Author :
Choudhary, Naveen ; Gaur, M.S. ; Laxmi, V. ; Singh, Virendra
Author_Institution :
Dept. of Comput. Sci. & Eng., Coll. of Eng. & Technol., Udaipur, India
fYear :
2009
fDate :
18-20 Dec. 2009
Firstpage :
1
Lastpage :
4
Abstract :
Scalable Networks on Chips (NoCs) are needed to match the ever-increasing communication demands of large-scale Multi-Processor Systems-on-chip (MPSoCs) for multi media communication applications. The heterogeneous nature of application specific on-chip cores along with the specific communication requirements among the cores calls for the design of application-specific NoCs for improved performance in terms of communication energy, latency, and throughput. In this work, we propose a methodology for the design of customized irregular networks-on-chip. The proposed method exploits a priori knowledge of the applications communication characteristic to generate an optimized network topology and corresponding routing tables.
Keywords :
integrated circuit design; network topology; network-on-chip; application-specific NoCs; conjoined irregular topology; customized irregular networks-on-chip; large-scale Multi-Processor Systems-on-chip; routing table generation; scalable networks on chips; Application software; Bandwidth; Design methodology; Genetic algorithms; Network topology; Network-on-a-chip; Routing; System recovery; Telecommunication traffic; Tree graphs;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
India Conference (INDICON), 2009 Annual IEEE
Conference_Location :
Gujarat
Print_ISBN :
978-1-4244-4858-6
Electronic_ISBN :
978-1-4244-4859-3
Type :
conf
DOI :
10.1109/INDCON.2009.5409465
Filename :
5409465
Link To Document :
بازگشت